# Fault-tolerant operation of high-performance computing systems with the parallel architecture based on nanoscale electronic elements<sup>\*</sup>

#### M.V. Makarov

#### Murom Institute of Vladimir State University

This article observes the potential for building high-performance supercomputers with the parallel architecture and designed via use of nanoscale electronic elements. The concept of fault-tolerance of information processing facilities with the parallel architecture has been broadened. The theory of interrelation between the fault-tolerance index of such systems and its predetermining factors has been systematized. We have also developed an approach to the structural and functional analysis of properties of parallel computing systems including nanoscale electronic elements at the stage of designing computing systems for the purpose of providing the maximum fault-tolerance index. By means of computer-generated simulation, we have experimentally tested this approach and it has proved to be superior to the available methods for solving this particular problem.

*Keywords:* nanoscale electronics; high-performance computing; parallel computing; neurocomputers; reliability, fault tolerance.

### **1. Introduction**

Nanoscale electronics is a new and the most promising direction for the development of element base of high-performance computing systems with the parallel architecture [1].

In particular, the approach to building neurocomputers, using nanoscale electronic elements (memristors) in the capacity of synapses, meets the important requirements for making high-performance new-gen facilities [2]:

- switching from von Neumann architecture to the parallel one;
- removing the physical separation between the storage and information processing areas;
- reducing energy consumption due to the possibility of applying a pulse frequency modulation;
- considerably increasing the scale of integration circuits via use of the nanoscale level;
- integrating the potential of digital and analogue methods for information processing.

The theory and practice of engineering hardware implementations of parallel computing systems with the specified reliability parameters regardless of the applied element base are being formulated and developed. One of the most crucial and unsolved problems is the development of methods for providing the required fault-tolerance level which is not achieved automatically within the specified tolerance, and in some cases it cannot be achieved in principle due to some physical peculiarities that show up within the nanometer range.

However, pursuant to the standards applicable both in Russia and abroad, fault tolerance is one of the properties of technical objects which are subject to regulation by the corresponding criteria on a mandatory basis both during the development and operation.

The first step towards solving the problem in question is to determine the interrelation between the fault tolerance index of parallel information processing systems, implemented on the basis of nanoscale electronic elements, and the type of their architecture as well as the internal and external factors which predetermine its variation.

The solution of this problem will make a great contribution to building fault-tolerant parallel architectures of computing systems on any element base, which have maximum reliability indexes along with the required computation capacity and power consumption necessary in the modern context.

Thus, this research is mainly aimed at developing a general approach to designing fault-tolerant neural network and neuromorphic components of information processing engineering systems. The

<sup>&</sup>lt;sup>\*</sup> The reported study was funded by RFBR, according to the research project No. 16-37-60061 mol\_a\_dk.

approach takes into account the integral-to-operation distortion of information processed and the variation of parameters' values of the system's elements when affected by external and internal destabilizing factors of any nature.

### 2. The theoretical aspects of fault tolerance of parallel computing systems

### 2.1 The complete concept of fault tolerance of parallel computing systems

In work [3] the concept of fault tolerance is defined as "the ability of a technical object to retain the required quality (accuracy) of operation within the specified tolerance under any variations of the parameters of elements or structures when affected by internal or external factors". Work [4] develops the concept of fault tolerance applied to parallel computing systems (in particular, to artificial neural networks) and it separates the factors, which predetermine variation of the fault tolerance index of the object under examination, into internal and external. The internal factors are those that are specified by the system's structure: a qualitative and quantitative set of elements as well as interrelation between them. The external factors are those that are related to the teaching process (insufficient generalizing performance) and destabilizing factors. Various distortions of an information signal, deliberate physical impacts on the system and others can serve as such factors. For the purpose of making a complete classification all these factors can also be separated into the ones which have informational (caused when some informational processes or a person interfere in the system's information status) nature and those with material origins (physical properties of the material used for making the system's elements) (Fig. 1).



Fig. 1. Classification of the factors determining the fault tolerance index of parallel computing systems

The major conclusion, which has to be drawn on the basis of the proposed classification, is that despite the reason causing distortion or full failure of a system's element, it results in a variation of the parameter's number value of this element. For this reason, it is advisable to consider only the variation value and not to pay attention to the factor that has caused this variation. This approach will make it possible to develop multi-purpose methods for providing the specified fault tolerance indexes by engineering facilities. Such methods will introduce a common practice of engineering information processing facilities and make it possible to reduce the existing dependence on the development of new nanoscale materials designed to make electronic elements with the best reliability performance.

# 2.2 The degradation of performance in the research on fault tolerance of parallel computing systems

It is worth mentioning that the parameters of elements can vary steeply (full failure of an element) or gradually. It is important because the majority of research in this field deals only with failure, but it doesn't study the problem of gradual reduction in the quality (accuracy) of a computing system's operation that is related to a variation of the parameters of elements stretched in time. The research, conducted within the scope of this work, proves that this process exists inside the systems in question and indicates the importance of this characteristic of fault tolerance of a parallel computing system. Figure 2 shows how different variations of neurons' parameters (insignificant at each stage) affect the fault tolerance index.



Fig. 2. The fault tolerance index affected by degradation of performance of the system

#### 2.3 The physical location of failures in parallel computing systems

Judging by the principles, used in the engineering methods for designing neural network computing facilities with specified reliability indexes which are proposed in [5], it is required to define a list of the elements in use and their parameters. The facilities with the parallel (neural network) architecture or those that work in the neural network logical basis have an invariable set of elements arising from the common principles of information processing by such facilities.

Artificial neural networks, neurocomputers, neurochips and other similar technical implementations of neural network and neuromorphic computations are learning parallel information processing facilities that consist of elementary computing units (neurons) integrated into one common structure.

A formal neuron (Fig. 3) consists of an input array, an adder, synaptic connections which have their own weights, a neuron activation function, a threshold offset and one output.



Fig. 3. The diagram of a formal artificial neuron

In mathematical representation the operation of a neuron can be described by the following formula:

$$OUT_k = F((\sum_{i=1}^n x_i \cdot w_i) + b_k),$$

where  $OUT_k$  – output of k-neuron;

n – number of inputs into k-neuron;

x<sub>i</sub> – neuron input value;

 $w_i$  – synaptic weight of the connection transmitting the input;

b<sub>k</sub> – bias of k-neuron.

While evaluating fault tolerance it is essential to determine the location of possible failures. According to the classical concepts of neural network architectures there are four locations for possible failures [6]:

• synaptic connections;

• input data;

• adders;

• activation functions.

## 2.4 The analysis of research in the field of fault tolerance of parallel computing systems made via use of nanoscale electronic element base

Analytical review of scientific materials [7-13] hasn't revealed any existing multi-purpose, complete and of practical use methods for analyzing, calculating, increasing or providing the fault tolerance index of information processing systems with the parallel architecture and made via use of nanoscale electronic element base.

At present there are methodologies which cannot fully solve the problem of analyzing, calculating and providing the specified index of fault tolerance. These methodologies have a lot of weak points; they are inconsistent with each other and hardly meet the applicable Russian and international standards regulating the reliability of information processing engineering systems.

The imperfection of the available methods is caused by a number of operational features of parallel computing systems:

• the parameters of some elements have a complex influence on the system's work capacity as a whole;

• there is no aprior information on the parameters of each neuron (weighing factors, activation functions, biases) until the teaching process is finished;

• the reliability level and the formation principle of this indicator are individual for each problem solved;

• parallel computing systems can be inaccurate even though they function correctly;

• in most cases it is impossible to formalize the mechanism of solving a problem by the system.

Based on the theory introduced above it can be inferred that solving the fault-tolerance analysis problem with regard to parallel computing systems must be based on the interpretation of information as an object for the conversion in information systems. It helps take into account all the factors predetermining this index's values and not to delve into their origins. While the majority of available approaches suggest considering only physical phenomena and processes which carry information and cannot fully solve the problem of providing the specified reliability indicators of a computing facility.

# **3.** The methodological background to researching the fault tolerance index of parallel computing systems

#### **3.1** Applying the structural and functional approach to analyzing fault tolerance of parallel computing systems at the design engineering stage

Earlier (Fig.1) we defined a set of factors which determine the fault tolerance index of parallel computing systems. One of them is a structure considered as a bunch of elements and their interrelations. The scientific analysis of a technical object's structure is based on the structural approach.

The rest of the factors (teaching process, distortion of input information, variation of elements' physical properties) can be described as a variation of the qualitative values of the system's elements' parameters when these or other elements fulfill their functions. However, some functions, which have a negative impact on the indexes we are interested in, run along with the functions, which facilitate the quality growth of the system's operation (the fault tolerance index in particular). The moment of the system's overfitting when further teaching (fine adjustment of the neurons' weighting factors and biases) leads to the reduction in the accuracy of the system's information processing, may serve as an example that proves the presence of such a phenomenon.

We propose a new approach to solving the problem of analyzing fault tolerance of parallel computing systems, according to which the possibilities of the structural and functional analysis are combined. Implementing the structural and functional approach in the form of specific and general methodologies will enable us to synthesize an algorithm for fault-tolerant operation of high-performance computing systems with the parallel architecture made via use of nanoscale elements. Such an approach meets all the requirements, formulated in this work, for design engineering of such systems:

• it considers the full set of factors forming the system's fault tolerance index;

• it considers any failure as a variation of the qualitative value of an element's parameter of the system;

• it considers any physical location of failures and the time factor when they are being determined.

# **3.2** Developing a methodology of the structural and functional analysis of fault tolerance of parallel computing systems made via use of nanoscale electronic elements

On the basis of the proposed structural and functional approach to analyzing fault tolerance of a parallel computing system made via use of nanoscale electronic elements, we have developed a specific methodology of analyzing the system aimed at further ensuring its fault-tolerant operation. The methodology comes down to the following successive actions:

• decomposing the system according to the functional features and defining the structural characteristics at the element level inside the system and at the level of the system's interrelation with the ambient environment;

• modeling the subsystem's operation that ensures the teaching of the system with a successive analysis of the variations of qualitative values of the subsystem's parameters and an analysis of the impact of these variations on the system's operation as a whole;

• modeling the subsystem's operation that ensures the input information processing with a successive analysis of the variations of qualitative values of the subsystem's parameters and an analysis of the impact of these variations on the system's operation as a whole;

• modeling the subsystem's operation that characterizes the physical processes related to the use of nanoscale elements with a successive analysis of the variations of qualitative values of the subsystem's parameters and an analysis of the impact of these variations on the system's operation as a whole:

• building the structural and functional model of the system that helps to reveal cause and effect relations while forming the fault tolerance index of the system;

• forming the process of fault-tolerant operation of the computing system in question at the design engineering stage.

### 4. The research of fault tolerant model of parallel computing systems made via use of nanoscale electronic element base

A crossbar array neural network computing architecture with the use of nanoscale elements memristors acting as connection (synapses) among the neuron layers [14] was simulated as an experimental study of the methodology proposed in this research.

A synapse is an element that performs a weighed signal transfer (1) from the neuron of one layer to the neuron of the next layer within an artificial neural network.  $f(x) = W \cdot x$ 

where 
$$f(x)$$
 – input of the neuron,  $w$  – weights of the synapse,  $x$  – output of the previous neuron.



Fig. 4. A fragment of the computing memristor crossbar array controlled by CMOS transistors

A memristor is a passive element in microelectronics; its resistance depends on a charge that has passed through it. When a voltage in the circuit is turned off, a memristor doesn't change its state and it registers the last resistance value [15]. The following equations describe the voltage-current characteristic (2) and resistance (3) of a memristor:

$$v(t) = \left(\frac{Ron \cdot w(t)}{D} + Roff\left(1 - \frac{w(t)}{D}\right)\right) \cdot I(t), \qquad (2)$$

$$R = \rho \cdot \frac{d}{S},\tag{3}$$

(1)

where v(t) – voltage, I(t) – current, w(t) – thickness of memristor's doped region, D – total thickness of a memristor, Ron - the minimum resistance value of a memristor, Roff - the maximum resistance value of a memristor, R – resistance,  $\rho$  – resistivity of the material, d – thickness of the active layer, S – contact surface.

As for an environment for the experiment, we chose a tool for modeling and simulating physical objects – the «Simscape» application software package that is controlled by the «Matlab». We synthesized simscape memristor models (Fig. 4) which constituted a two-layer feedforward neural network in the shape of a crossbar array; its schematic visualization is shown in figure 4. Its function is to approximate the differential equation (4):

$$f'(x) = ax^b. (4)$$

The artificial neural network was trained with the help of Neural Network Toolboxes, after that the obtained weighing coefficients were recorded in the synapse model, so that the crossbar array could be used as a computing system. The system's maximum accuracy of operation was achieved when there were 15 neurons in the first layer and one output neuron in the second layer. The neuron activation functions – the hyperbolic tangent sigmoid transfer function in the first layer and the linear transfer function in the second one. The training algorithm – Levenberg-Marquardt backpropagation. Approximate error (sum squared error performance function) amounted to  $3.045 \cdot 10^{-12}$  (Fig. 5).



Fig. 4. Neuron synapse based on a simscape memristor model



Fig. 5. The results of training the model

The generated computer model of the computing system has been divided into 3 subsystems: inputs, synapses as well as a subsystem integrating the synapses and biases. These subsystems meet the main factors which predetermine the fault tolerance index in accordance with the classification shown in figure 1. A separate subsystem integrating all the 3 subsystems is a structure of the synthesized model of a crossbar array neural network computing architecture.

At the first stage we modeled the system's learning. Learning (the training system) is a process of adapting the weighting factors of the synaptic connections and the biases of every neuron. After each iteration process we analyzed both variation of the subsystem's state and impact of those variations on the structural subsystem. Then, we programmatically modeled the operation process of the taught system by submitting input information (both with and without distorted information) for its processing. This process acted as an analysis of the next subsystem – inputs. Just as in the first case we took the degree of involvement of those variations in the operation of the entire system for the experiment results. At the final stage we only considered the variations of weighting factors of the synapses connected to the physical properties of the objects in question. Such properties included the resistance variations of the memristor (3) used as a synapse related to the degradation of nanoscale material caused by multiple current passage through it due to frequent addressing to the data stored in the element. Taking into account the results of these modeling experiments we built a general structural and functional model which demonstrates the history of qualitative and quantitative variations of the subsystem's reaction to the variations in process. The achieved structural and functional model is demonstrated in table 1.

Analyzing such a model might facilitate the development of efficient methods of design engineering of parallel fault-tolerant computing systems relying on objective recommendations on the process of information processing by such a system.

| Stage of<br>modeling the<br>systems                             | <b>Results of modeling the system</b><br>(only the most important negative changes)  |     |     |     |     |
|-----------------------------------------------------------------|--------------------------------------------------------------------------------------|-----|-----|-----|-----|
| Modeling of<br>the training<br>process                          | Number of action                                                                     | 4.6 | 4.8 | 5.5 | 5.6 |
|                                                                 | The change of the parameter el-<br>ements                                            | 30% | 47% | 72% | 75% |
|                                                                 | The change of accuracy of func-<br>tioning of the system (increasing<br>the errors)  | 39% | 48% | 53% | 56% |
| Modeling of<br>process of<br>functioning of<br>the system       | Number of action                                                                     | 2.0 | 2.1 | 2.4 | 2.5 |
|                                                                 | The change of the parameter el-<br>ements                                            | 10% | 16% | 20% | 36% |
|                                                                 | The change of accuracy of func-<br>tioning of the system (increasing<br>the errors ) | 12% | 43% | 48% | 81% |
| Modeling of<br>the degrada-<br>tion of the sys-<br>tem elements | Number of action                                                                     | 4.3 | 5.1 | 5.2 | 5.8 |
|                                                                 | The change of the parameter el-<br>ements                                            | 35% | 42% | 49% | 52% |
|                                                                 | The change of accuracy of func-<br>tioning of the system (increasing<br>the errors ) | 15% | 76% | 80% | 87% |

Table 1. The structural and functional model of the investigated computing system

### **5.** Conclusion

In the course of this research we have achieved its primary objective and solved all the problems set herein. The main research results are the following:

• we have broadened the concept of fault tolerance of taught computing systems with the parallel architecture;

• we have worked out a classification of the factors predetermining a variation of the fault tolerance indicator of taught computing systems with the parallel architecture;

• we have proposed the structural and functional approach to analyzing the fault tolerance indicator of taught computing systems with the parallel architecture at their design engineering stage;

• as an application example of the proposed approach we have developed a specific methodology of analyzing fault tolerance of a model of neural network computing system equipped with nanoscale memristors used as synaptic connections among neurons;

• we have conducted an experimental research on the proposed methodology which resulted in the data which enable us to provide the implementation of fault-tolerant operation of the designed system.

There is a scientific novelty value in the research results due to the following peculiarities:

• the methodology based on the structural and functional approach, invariants to the structure and type of the task completed;

• the methodology based on the structural and functional approach considers all the factors predetermining the fault tolerance index;

• the methodology based on the structural and functional approach is able to provide the specified fault tolerance index at the design engineering stage without complicating the computing system that is being created.

### References

- 1. Галушкин А.И. Стратегия развития современных супернейрокомпьютеров на пути к экзафлопсным вычислениям // Информационные технологии. 2012. No. 3.
- 2. Галушкин А.И. На пути к нейрокомпьютерам с использованием мемристоров // Информационные технологии. 2014. No. 4. С. 2–19.
- 3. Данилин С.Н., Пантелеев С.В. Алгоритм контроля отказоустойчивости нейронных сетей // Информационные технологии. 2013. No. 1. C. 67-70.
- Данилин С.Н., Макаров М.В., Щаников С.А. Алгоритм определения обобщающей способности искусственных нейронных сетей // Методы и устройства передачи и обработки информации. 2014. No. 16. C. 74–78.
- 5. Данилин С.Н., Макаров М.В., Щаников С.А. Комплексный показатель качества работы нейронной сети // Информационные технологии. 2013. No. 5. C. 57–59.
- Dias F. M., Antunes A. Fault Tolerance of Artificial Neural Networks: an Open Discussion for a Global Model // International Journal of Circuits, Systems and Signal Processing, 2008, Naun, July, P. 329-333.
- Moritz C.A., Wang T., Narayanan P., Leuchtenburg M., Guo Y., Dezan C., Bennaser M. Fault-Tolerant Nanoscale Processors on Semiconductor Nanowire Grids // IEEE Transactions on Circuits and Systems I: Regular Papers, 2007, Vol. 54 (11), PP. 2422-2437.
- Yakopcic C., Hasan R., Taha T.M. Tolerance to Defective Memristors in a Neuromorphic Learning Circuit // Proceedings of IEEE National Aerospace and Electronics Conference, NAECON 2014, 2014, P. 243-249.
- 9. Chabi D., Klein J-O. Hight Fault Tolerance in Neural Crossbar // Proceedings of 5th International Conference Design and Technology of Integrated Systems in Nanoscale Era, DTIS 2010, 2010,

- Velasquez A., Jha S.K. Fault-Tolerant In-Memory Crossbar Computing Using Quantified Constraint Solving // Proceedings of 33rd IEEE International Conference Computer Design, ICCD 2015, 2015, P. 101-108.
- 11. Melouki A., Srivastava S., Al-Hashimi B.M. Fault-tolerance techniques for hybrid CMOS/nanoarchitecture // IET Computers & Digital Techniques, 2010, Vol. 4 (3), PP. 240-250.
- Simsir M.O., Cadambi S., Ivancic F., Roetteler M., Jha N.K. Fault-Tolerant Computing Using a Hybrid Nano-CMOS Architecture // 21st International Conference on VLSI Design, VLSID 2008, 2008, PP. 435 – 440.
- 13. Lehtonen T., Liljeberg P., Plosila J. Fault Tolerance Analysis of NoC Architectures // IEEE International Symposium on Circuits and Systems, 2007, PP. 361-364.
- 14. Kim K.-H., Gaba S., Wheeler D. A Functional Hybrid Memristor Crossbar-Array/CMOS System for Data Storage and Neuromorphic Applications // Nanolett. 2012. Vol. 12. PP. 389-395.
- Chua L.O. Memristor the missing circuit element // IEEE Trans. Circuit Theory. 1971. Vol. 18. PP. 507.
- 16. Danilin S.N., Shanikov S.A., Galushkin A.I. The Research of Memristor-Based Neural Network Components Operation Accuracy in Control and Communication Systems // Proceedings of International Siberian Conference on Control and Communications, SIBCON 2015, Omsk, 2015.